Please use this identifier to cite or link to this item: https://idr.l4.nitk.ac.in/jspui/handle/123456789/9009
Title: Moment based delay modelling for on-chip RC global VLSI interconnect for unit ramp input
Authors: Halder, A.
Maheshwari, V.
Goyal, A.
Kar, R.
Mandal, D.
Bhattacharjee, A.K.
Issue Date: 2012
Citation: JCSSE 2012 - 9th International Joint Conference on Computer Science and Software Engineering, 2012, Vol., , pp.164-167
Abstract: The Elmore delay has been the metric of choice for the performance driven design applications. But the accuracy of the Elmore delay is insufficient. This paper presents an accurate and efficient model to compute the delay metric of on-chip high speed VLSI interconnects for ramp inputs. The proposed delay metric is based on the distributed RC interconnect model. For optimization like physical synthesis and static timing analysis, efficient interconnect delay computation is critical. In this paper, a delay metric using RC-out has been formulated which computes the delay at the output node. The proposed model is based on the first three moments of the impulse response. Two pole RC model is developed based on the first, second and third moments' effect onto the delay calculation for interconnect lines. This two pole approach permits the pre-characterization of the interconnect delay. The empirical D3M metric is shown to be a typical case. The proposed metric also provides an expression for impulse response. The SPICE simulation results justify the accuracy and efficacy of the proposed model. � 2012 IEEE.
URI: http://idr.nitk.ac.in/jspui/handle/123456789/9009
Appears in Collections:2. Conference Papers

Files in This Item:
File Description SizeFormat 
9009.pdf965.16 kBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.